# Quick-and-Dirty: An Architecture for High-Performance Temporary Short Writes in MLC PCM

Mingzhe Zhang, Lunkai Zhang, Lei Jiang, Frederic T. Chong, and Zhiyong Liu

**Abstract**—MLC PCM provides high-density data storage and extended data retention; therefore it is a promising alternative for DRAM main memory. However, its low write performance is a major obstacle to commercialization. One opportunity for improving the latency of MLC PCM writes is to use fewer SET iterations in a single write. Unfortunately, this comes with a cost: the data written by these short writes have remarkably shorter retentions and thus need frequent refreshes. As a result, it is impractical to use these short-latency, short-retention writes globally. In this paper, we analyze the temporal behavior of write operations in typical applications and show that the write operations are bursty in nature, that is, during some time intervals the memory is subject to a large number of writes, while during other time intervals there hardly any memory operations take place. Based on this observation, we propose *Quick-and-Dirty (QnD)*, a lightweight scheme to improve the performance of MLC PCM. When the write performance becomes the system bottleneck, *QnD* performs some write operations using the short-latency, short-retention write mode. Then, when the memory system is relatively quiet, *QnD* uses idle-memory intervals to refresh the data written by short-latency, short-retention writes in order to mitigate the short retention problem. Our experimental results show that *QnD* improves performance by 30.9% on geometric mean while still providing acceptable memory lifetime (7.58 years on geometric mean). We also provide sensitivity studies of the aggressiveness, memory coverage and granularity of *QnD* technique.

Index Terms—MLC PCM, performance, lifetime, retention time, tradeoff.

## 1 Introduction

Phase Change Memory (PCM) belongs to the resistive-memory family [1], [2], [3], [4] which represents digital values with different resistances. Since it provides high integration density and low power consumption and has no volatility, PCM is considered to be a potential alternative technology for DRAM [5], [6], [7]. Additionally, when its resistance is carefully controlled, PCM allows the storage of multiple bits in a single cell. PCM that incorporates enhancement technique is called Multi-Level Cell (MLC) PCM. To achieve fine-grained resistance control, however, MLC PCM requires an iterative write algorithm. This requirement significantly degrades the write performance of MLC PCM.

One way to speed up the write operation of MLC PCM is to include fewer SET iterations in a single write operation. However, as will be discussed in Section 2, this comes at the cost of shorter data retention. For example, according to Table 1, a 7-SETs-Write provides a retention time of 3054.9 seconds, while a 3-SETs-Write only achieves a retention time of 2.01 seconds. As a result, data written by these short latency writes need to be refreshed more frequently. This in turn hurts the memory lifetime and increases the system energy.

- Mingzhe Zhang and Zhiyong Liu are with the State Key Laboratory of Computer Architecture, Institute of Computing Technology(ICT), Chinese Academy of Sciences (CAS), Beijing, China. This work was performed while Mingzhe Zhang was a Ph.D student at the University of Chinese Academy of Sciences, Beijing, China. Zhiyong Liu is the corresponding author.
- Lunkai Zhang and Frederic T. Chong are with the University of Chicago.
- Lei Jiang is with Indiana University Bloomington.

Several techniques have been proposed to improve the write performance of MLC PCM by adaptively using different write modes. NVM Duet [31] provides an adaptive mechanism of write mode selection for universal storage structure. When a memory region works as the main memory, NVM Duet uses short-latency-short-retention write mode; otherwise, when the memory region works as the persistent storage, NVM Duet uses the long-latency-long-retention write mode. Amnesic Cache [30] universally uses the short-latency-short-retention write mode at first time, and then refresh the frequently accessing blocks with the long-retention write mode. However, such techniques are not suitable for the MLC PCM main memory due to their high storage overhead.

In this paper, we propose *Quick-and-Dirty* (*QnD*), a simple but effective scheme to improve the write performance of MLC PCM. *QnD* uses short-latency, short-retention writes when write operations become the system performance bottleneck. It then uses long-latency, long-retention refresh to alleviate the retention problem left by the short writes. It does this later when the memory system is not busy. Compared to other techniques that use the *write latency vs. retention* trade-off in MLC PCM, *QnD* requires trivial overhead and does not require modification (software or hardware) outside the memory controller. Our experiment shows that, on geometric mean, *QnD* improves system performance 30.9% while achieving an affordable memory lifetime of 7.58 years.

The main contributions of this paper can be summarized as follows:

- We analyze the temporal distribution of the memory accesses and find that there exists the busy phase and the non-busy phase.
- Based on the observation of uneven temporal distribution of the memory accesses, we propose a lightweighted mechanism, called QnD, to improve the write performance by using 2-phases write in the memory-intensive phase.
- We analyze the affection of several key parameters in QnD with the simulation results, which provides the guidance for the system user to improve the performance or memory lifetime by adjusting the parameters.

The rest of this paper is organized as follows. Section 2 introduces the *write latency vs. retention* trade-off in detail. In Section 3, we provide the motivation behind our research. Then we introduce the *QnD* technique in detail in Section 4. The experimental methodology and results analysis of our experiment are presented respectively in Sections 5 and 6. Section 7 presents related work, and Section 8 concludes the paper.

## 2 BACKGROUND

As is shown in Figure 1, MLC PCM uses multiple resistance ranges to represent the multi-bit digital value in one cell. Because of narrow distribution of each resistance state, MLC PCM cells suffer from short retention time caused by resistance drift (i.e., the spontaneous increase of resistance in PCM cells). One way to combat such short retention time is to create large *guardbands*, which are resistance ranges deliberately left unused between two adjacent digital values. Though larger *guardbands* can deliver longer retention time, they require more accurate writes, which in turn need more SET operations and thus a longer write latency. As a result, there is a trade-off between write latency and retention time in MLC PCM.

To explore such a trade-off between retention time and write latency, we modelled a MLC PCM cell in detail using the parameters from the latest demonstrated 20nm PCM chip [8]. The model includes the write-latency/writeretention model [9], [10], the resistance-drifting model [11], the process-variation model [12] and the write-energy/cellendurance model [13]. In our model, a MLC PCM write has a RESET operation followed by several SET operations. A RESET operation needs 100ns and  $50\mu A$ , while a SET operation needs 150ns. SETs are done by multiple iterations. Varying numbers of iterations (from 3 to 7) require different current amplitudes (from 42uA to 30uA). The model results are presented in Table 1. We can see that the retention time decreases superlinearly with the reduction of SET iterations: a 7-SETs-write achieves a retention time of 3054.9 seconds, while a 3-SETs-write only 2.01 seconds retention. On the other hand, the longer retention time does come with a cost: a 7-SETs-write costs more than double the latency than a 3-SETs-write (1150ns vs. 550ns).

Since PCM endurance is dominated by RESET operations and SET operations have little endurance impact [13], in our model we assume all write operations achieve the same endurance irrespective of the number of their SET iterations.



Fig. 1. Resistance drift problem in MLC PCM with guardband technique.

TABLE 1
The trade-off between latency and retention of MLC PCM write operations.

| Write Type   | Latency<br>(in ns.) | Retention<br>(in seconds) | Current (in $\mu A$ ) | Normalized<br>Energy |
|--------------|---------------------|---------------------------|-----------------------|----------------------|
| 3-SETs-Write | 550                 | 2.01                      | 42                    | 0.84                 |
| 4-SETs-Write | 700                 | 24.05                     | 37                    | 0.869                |
| 5-SETs-Write | 850                 | 104.4                     | 35                    | 0.972                |
| 6-SETs-Write | 1000                | 991.4                     | 32                    | 0.975                |
| 7-SETs-Write | 1150                | 3054.9                    | 30                    | 1                    |

# 3 MOTIVATION

In this section, we first analyze the temporal behavior of MLC PCM write operations and then introduce the notion of our proposed scheme. Figure 2 shows the time pattern of write operations in our baseline system (described in Section 5) running benchmark libquantum. We can see that, according to the behavior of libquantum, the temporal distribution of its write operations are highly uneven. For example, during the Busy Phase from 0s to 0.37s there are a large number of read/write requests. However, during the *Idle Phase* from 1.1s to 1.2s, there are no memory operations at all. Also, there are many Relatively Idle Phases (e.g., 1.23s to 1.35s) which have relatively few memory operations. In the baseline memory controller using just static 7-SETs-Writes, there is a high possibility that write requests will be accumulated in the write queue in the Busy Phase due to the long latency of 7-SETs-Writes. This situation triggers unwanted write-draining operations (i.e., giving higher priority to write requests over read requests in order to reduce the blockage of the write queue), which in turn degrade the performance of the memory controller. On the other hand, the memory bandwidth is simply wasted in the *Idle Phases* and Relatively Idle Phases.

Figure 3 presents an example of our proposed *QnD* scheme. Figure 3(a) shows the baseline system, in which only long 7-SETs-Writes are performed. Figure 3(b) shows the case of our proposed *QnD* scheme, in which the memory controller performs 3-SETs-Writes (i.e., *QnD Writes*) when the memory is busy (e.g., in *Busy Phases*) and then issues extra 7-SETs-Writes refreshes (i.e., *QnD Refreshes*) in *Idle Phases* to mitigate the short retention caused by previously issued *QnD Writes*. By doing so, the write requests have a higher chance of being processed when the memory is busy, and thus the possibility of write-draining operations is reduced. Finally, the overall system performance improves as a result



Fig. 2. The temporal distribution of write and read accesses in libquantum.



Fig. 3. Motivational comparison between baseline scheme and "Quick-and-Dirty" (QnD) scheme.

of fewer write-draining operations. In next section, we will discuss in detail of our *QnD* technique.

#### 4 SCHEME

In this section, we introduce the detailed *QnD* technique. Figure 4 presents the high-level view of a memory controller that employs the *QnD* technique. The additional structures and data-paths are highlighted in blue. There are two additional structures needed in our *QnD* scheme: *QnD Recorder* and *QnD Refresh Queue*.

- *QnD Recorder* decides whether a to-be-issued write request needs to be transferred to a *QnD Write*. If so, it records address information for the issued *QnD Write*. *QnD Recorder* also checks its recorded *QnD* information and fixes the short retention problem of previous *QnD Writes* by sending *QnD Refresh Requests* to *QnD Refresh Queue*.
- QnD Refresh Queue issues the QnD Refresh Requests generated by QnD Recorder.

In the rest of this section, we describe the hardware structure and operations of *QnD* in detail.

## 4.1 Hardware Structure

# 4.1.1 QnD Recorder

Ideally, *QnD Recorder* should record the *QnD* information in the granularity of memory blocks (i.e., 64 bytes). However, this requires nontrivial storage. To reduce the hardware overhead, we record *QnD* information in *QnD Regions* of 8KB granularity, each of which contains 128 memory blocks. Section 6 shows that such a design choice achieves a nice balance between effectiveness and hardware storage. As shown in Figure 4, *QnD Recorder* is organized in a set-associated manner with a separate tag array and *QnD Information Array*, just like a cache. A *QnD Recorder entry* includes following fields:

- Valid Bit (1 bit), which indicates whether the entry is in use or not.
- Address Tag (52 bits), which records the base address information of its associated QnD Region.
- *QnD Vector* (128 bits), each bit of which indicates whether its associated memory block within the *QnD Region* was written with *QnD Writes*. If a memory block is written with *QnD Writes*, the corresponding bit is set to 1; otherwise, the bit is set to 0.
- Decay Counter (4 bits), which indicates how much time has passed since the first write operation to the corresponding QnD Region. A Decay Counter of 4'b1111 means this is an urgent QnD Recorder entry that might reach its retention limit soon; therefore it is a must to handle the retention issue of this QnD Region by issuing QnD Refresh Requests as soon as possible.

#### 4.1.2 QnD Refresh Queue

QnD Refresh Queue issues additional refreshes to the MLC PCM array with long latency writes (7-SETs-Writes) to fix the short retention problem caused by QnD Writes. The architecture of QnD Refresh Queue is similar to the Write Queue with two differences: first, the entries of QnD Refresh Queue do not contain data fields since the to-be-refreshed memory blocks already contain correct data (but with a short retention time); second, each entry of QnD Refresh Queue also has a 4-bit Decay Counter, the same as the entries in QnD Recorder.

# 4.2 Operations of QnD Recorder

The *QnD* scheme requires a modified *Write Request Issuing* operation. It also needs three additional operations: *QnD Decay*, and *QnD Refresh Generation* and *Issuing*.

## 4.2.1 Write Request Issuing

Recall that, unlike conventional memory controllers that just issue one write mode (i.e., *Normal Writes*), a *QnD* memory



Fig. 4. A high-level view of memory controller with QnD implemented.



Fig. 5. QnD Recorder operations: Issuing Write Request, Generating QnD Refresh and QnD Decay.

controller can issue two write modes: *QnD Writes* and *Normal Writes*. As shown in the top portion of Figure 5, a *QnD* memory controller issues *QnD Writes* whenever it is *necessary* and *possible*:

- "Necessary" means that currently the Write Queue is under high pressure and may become a bottle-neck for memory controller performance. A new QnD\_Threshold metric is used to measure the pressure of Write Queue. If the number of queued write requests in Write Queue surpasses QnD\_Threshold, it is necessary to use QnD Writes to relieve the pressure of Write Queue.
- "Possible" means that QnD Recorder is able to record the newly generated QnD Write. If the write request is hit in a QnD Entry, QnD Recorder has no problem recording the incoming QnD Write—all it needs to do is set the corresponding blk\_QnD\_vector bit to "1." If

there is no hit in a *QnD Entry*, the *QnD Recorder* has to initialize an unused *QnD Entry* in the corresponding set. In cases that there are no unused *QnD Entry*, the write request cannot be transferred to *QnD Write*.

Note that, QnD uses only two write modes with the following two considerations. On one hand, QnD requires the MLC PCM main memory providing different types of write current to support each write modes. If QnD supports more fine-grained write mode selection, the main memory module should provide more write current types and this will significantly increase the complexity of main memory. On the other hand, to support the more fine-grained write mode selection, the QnD Recorder have to use multi thresholds and more complex logic for selecting the proper write mode and generating the refresh request, this will increases the complexity of the circuit and the performance overhead of QnD.

If a memory block previously written with a *QnD Write* is written again with a *Normal Write*, its short retention problem gets fixed and it does not need an extra *QnD Refresh Request*. Therefore, upon the issuance of each *Normal Write* request, the *QnD Recorder* also needs to update itself accordingly to remove the corresponding *QnD* information. This is done by simply resetting the corresponding *blk\_QnD\_vector* bit of the corresponding (if there is a hit) *QnD Entry* to "0." If the *blk\_QnD\_vector* become all "0s," the *QnD Entry* will be also invalidated.

In addition, QnD doesn't use replacement policy. When generating a new entry for a write request, if the corresponding set is full, QnD cancels the generation operation and directly issues a normal write. This is because replacing a QnD entry may cause a series of QnD Refresh Requests and hurts the performance.

## 4.2.2 QnD Decay

In order to guarantee that data written by *QnD Writes* can be refreshed with *QnD Refreshes* before its retention limit expires, *QnD* tracks the retained time of the data written by *QnD Writes*. To do this, we add one extra 4-bit *Decay Counter* field in every entry in *QnD Recorder* and *QnD Refresh Queue*.

When a *QnD Recorder Entry* gets initialized, its associated *QnD Recorder* value is set to "0." When a *QnD Refresh Request* is sent from *QnD Recorder* to *QnD Refresh Queue*, the value of *Decay Counter* for its corresponding *QnD Recorder Entry* is also copied to the new *QnD Refresh Queue* entry. A *QnD\_Decay\_Interrupt* is generated every 0.125 seconds (1/16 of the two-second retention time of *QnD Writes*). Upon each *QnD\_Decay\_Interrupt*, *Decay Counter* for all the entries is increased by 1. Once the *Decay Counter* value reaches 4'b1111, the corresponding entry (whether in *QnD Recorder* or *QnD Refresh Queue*) is identified as *urgent* since some of its data may reach the retention limit.

#### 4.2.3 QnD Refresh Request Generation

Before the corresponding short retention data of a *QnD Entry* reach their limit, *QnD Recorder* has to generate *QnD Refresh Requests* to fix the short retention problem. The generated *QnD Refresh Requests* will be then issued by *QnD Refresh Queue*.

Recall that in Section 4.2.2, we classify the *QnD Recorder Entries* into two categories: *urgent* ones with a *Decay Counter* value of 4'b1111, and *non-urgent* ones with a *Decay Counter* value less than 4'b1111. The *QnD Entries* will expire soon, so they are given top priority in the *QnD Refresh Request Generation* procedure. Such top priority involves two privileges:

- During each refresh generation procedure, QnD Recorder always considers urgent entries before nonurgent ones.
- QnD Recorder can generate QnD Refresh Requests for all urgent entries as long as the QnD Refresh Queue is not full; however, it is able to generate a request for a non-urgent entry only when the QnD Refresh Queue is not close to be full (i.e., less than 87.5% percent of the queue entries are occupied). That is, QnD Refresh Queue always reserves slots for the requests of urgent entries.

Note that, besides prioritizing *urgent* entries over *non-urgent* ones, the selection of *QnD Entries* during *QnD Refresh Request Generation* operations is completely random. For example, an entry with a *Decay Counter* of 4'b1110 does not have higher priority than an entry with a *Decay Counter* of 4'b0000. We randomize the entry selection to more evenly distribute the *QnD Refresh Requests* into different memory banks, thus reducing the possibility of hotspot banks.

After a *QnD Refresh Request* is generated and passed to *QnD Refresh Queue*, *QnD Recorder* will reset its associated *blk\_QnD\_vector* bit to "0." If the *blk\_QnD\_vector* becomes all "0," then the whole *QnD Recorder Entry* gets invalidated.

#### 4.3 Operations of QnD Refresh Queue

Compared to *QnD Recorder*, *QnD Refresh Queue* has a relatively simpler function: it just caches the *QnD Refresh Requests* from *QnD Recorder* and then issues them into the memory array at the proper time. Only two details need to be managed.

- Decay Counter. In order to differentiate urgent and non-urgent requests, we also include a Decay Counter field in every QnD Refresh Request entry of QnD Refresh Queue. When a QnD Refresh Request is generated from a QnD Recorder Entry, it copies the value of the Decay Counter field of QnD Recorder Entry to its own Decay Counter field. Since a QnD Refresh Request may transfer from non-urgent to urgent status during its queued time, the Decay Counters of all the valid requests in QnD Refresh Queue also get increased by 1 upon every QnD\_Decay\_Interrupt.
- Request Priority. To avoid performance penalties, non-urgent QnD Refresh Requests are handled with the lowest priority (i.e., lower than read and write requests). On the other handle, urgent QnD Refresh Requests are handled with the highest priority to prevent the data errors caused by retention violations. However, in our experiment, most of the QnD Refresh Requests issued are non-urgent; therefore there is a trivial number of performance penalties caused by QnD Refresh Requests.

Note that, the QnD refresh mechanism provides high reliability even in the worst case. As proposed in Table 1 and Section 4.2.2, when one QnD recorder entry is identified as urgent (Decay Counter reaches 4'b1111), there are at least 0.135 seconds left before its retention time is over. In the worst case, all QnD Recorder entries are simultaneously identified as urgent and the all QnD Refresh requests are targeted to the same bank. According to the configuration shown in Table 2, the maximum number of QnD block is 65536 (32\*16\*128). Sequentially writing these blocks back with 7-SETs-Write requires no more than 0.076 seconds, which is shorter than 0.135 seconds. Therefore, QnD can guarantee that an expiration of QnD entries will never occur.

#### 4.4 Hardware Overhead

Implementing the *QnD Recorder* and *QnD Refresh Queue* requires little hardware overhead. Table 2 shows the implementation details of both structures:

- *QnD Recorder* is a set-associative structure. Each *QnD Recorder* entry has a 1-bit *valid* field, a 52-bit *base\_addr\_tag* field, a 128-bit *blk\_QnD\_vector* field and a 4-bit *decay\_counter* field. In total, a *QnD Recorder* entry requires 185 bits. In our default configuration, *QnD Recorder* has 32 sets and 16 ways. As a result, it needs 11.56KB of extra storage.
- QnD Refresh Queue contains 32 entries, including four reserved entries for the urgent QnD Refresh Requests. Each QnD Refresh Queue entry contains three fields: a 1-bit valid, a 58-bit addr and a 4-bit decay\_counter. As a result, QnD Refresh Queue requires 0.25KB of extra storage.

In summary, by default, our QnD technique requires less than 12KB of extra storage. This is indeed a trivial overhead compared to the performance/lifetime benefit of QnD.

#### 5 METHODOLOGY

As is shown in Table 3, our simulation platform is based on GEM5 [14] integrated with NVmain [15], which supports time-accuracy simulation for nonvolatile memory. We simulated an aggressive out-of-order Alpha-ISA uniprocessor running a single memory-intensive workload. To evaluate the effectiveness of our scheme on a multi-core system, we also simulate a 4-core CMP running multiple workloads.

We simulated the MLC PCM main-memory system to evaluate our proposed QnD scheme. The detailed memory system parameters are shown in Table 2. The write endurance of a single MLC PCM cell is  $5\times10^6$ . We assume the memory system uses an effective wear-leveling technique that makes the whole MLC PCM system achieve 95% of the average cell lifetime. Each processor core has one memory channel, and each memory channel has 16 banks.

By default, QnD Recorder has 16 ways and 32 sets. And each QnD Recorder entry has a blk\_QnD\_vector of 128 bits: that is, a QnD Recorder entry covers a memory region of 128 cache lines (i.e., 8KB). Note that, QnD selects proper write mode for the write requests according to the number of requests in the write queue and generates QnD Refresh Request for recorded write accesses fulfilled with 3-SETs-Write. In this way, whether to issue 3-SETs-Write is only related to the temporal distribution of the write accesses, while the spatial distribution of write accesses will not affect QnD. Therefore, recording write requests for inconsecutive virtual pages in one QnD Recorder entry will not hurt the effectiveness of QnD. As a result, QnD Recorder has a memory coverage of 4MB. And QnD Refresh Queue has 32 entries. As is discussed in Section 4.4, such a default configuration has a trivial hardware overhead which is less

Table 4 presents the write scheme used in our experiments. We simulated five static write schemes and compare the results against our proposed *QnD* scheme. The *N-SETs-Static-Write* indicates the scheme that globally uses *N-SETs-Write*. For *QnD*, some write requests are adaptively fulfilled with *3-SETs-Write* and then fixed with *7-SETs-Write*. Note that, since all regions written with *fast write* are refreshed in two seconds, we did not simulate in detail the performance overhead of global refresh and just consider it statically in a lifetime estimation.

TABLE 2 MLC PCM memory subsystem parameters.

|               | Single-Core                           | CMP              |  |
|---------------|---------------------------------------|------------------|--|
| Mem. Size     | 4GB                                   | 8GB              |  |
| Freq.         | 400 MHz                               | 002              |  |
| Bus Width     | 64-bit                                |                  |  |
| # of Channels | 1 4                                   |                  |  |
| # of Banks    | 16 per channel                        |                  |  |
| Read Queue    | 32 entries per channel, medium-high   |                  |  |
| Read Queue    | priority.                             |                  |  |
| Write Queue   | 64 entries per channel, medium-low    |                  |  |
| Wille Queue   | priority.                             |                  |  |
| QnD Recorder  | 32-set, 16-way                        |                  |  |
| QIID Recorder |                                       |                  |  |
|               | Each entry requires 185-bit storage:  |                  |  |
|               | - 1-bit valid                         |                  |  |
|               | - 52-bit base_addr_tag                |                  |  |
|               | - 128-bit blk_QnD_vector              |                  |  |
|               | - 4-bit decay_counter                 |                  |  |
|               | Total memory coverage is 4MB.         |                  |  |
| O D D ( 1     | Total storage requirement is 11.56KB. |                  |  |
| QnD Refresh   | 32 entries per channel                |                  |  |
| Queue         | Each entry requires 63-bit storage:   |                  |  |
|               | - 1-bit valid                         |                  |  |
|               | – 58-bit addr                         |                  |  |
|               | - 4-bit decay_counter                 | O. O.E.K.D.      |  |
|               | Total storage requirement is 0.25KB.  |                  |  |
|               | Two request priorities:               |                  |  |
|               | -Urgent QnD Refresh Request with      |                  |  |
|               | high priority                         |                  |  |
|               | -Non-Urgent QnD Refresh Request       |                  |  |
| D D 1:        | with low priority                     |                  |  |
| Page Policy   | open page                             |                  |  |
| Row Size      | 16KB                                  |                  |  |
| Row Buf Size  | 1KB                                   |                  |  |
| tRCD          | 48 cycles (120ns)                     |                  |  |
| tCAS          | 1 cycle (2.5ns)                       |                  |  |
| tFAW          | 50ns                                  |                  |  |
| tWP           | 3-SETs-Writes: 220 cycles (550 ns);   |                  |  |
| (write pulse  | 4-SETs-Writes: 280 cy                 |                  |  |
| time)         | 5-SETs-Writes: 340 cy                 | ycles (850 ns);  |  |
|               | 6-SETs-Writes: 400 cycles (1000 ns);  |                  |  |
|               | 7-SETs-Writes: 460 cy                 | ycles (1150 ns). |  |
| Endurance     | $5 \times 10^6$ writes                |                  |  |
| Misc          | Assuming an effective wear leveling   |                  |  |
|               | scheme (e.g., [16]), that makes whole |                  |  |
|               | memory achieve an average of 95% of   |                  |  |
|               | cell lifetime.                        |                  |  |
|               | Write Pausing [17] supported.         |                  |  |
|               | Using Write-through Policy (bypassing |                  |  |
|               | row buffer).                          | 3 . 31           |  |

We use several memory-intensive applications from the SPEC2006 benchmark suite [18]. For the single-core system, we ran a single application in each experiment, while the CMP system is evaluated with a mixed workload of four different applications. We ran each workload for two seconds. The detail of the workloads are as shown in Table 5.

#### 6 RESULTS

In this section, we first show the effectiveness of our proposed *QnD* scheme by comparing *QnD* with *Static-3-SETs* and *Static-7-SETs* regarding various aspects, including *performance*, *memory lifetime*, and *energy consumption*. To show why *QnD* works, we also present the details of *accumulated wear* and *write drain time*. We also compare *QnD* with other static schemes (i.e., *Static-4-SETs*, *Static-5-SETs* and *Static-6-SETs*). At the end, we will conduct sensitivity studies of the agressiveness, memory coverage and granularity of *QnD* technique.

TABLE 3 Processor parameters.

|           | Single-Core                       | CMP                   |  |
|-----------|-----------------------------------|-----------------------|--|
| Freq.     | 2GHz                              |                       |  |
| # Cores   | 1                                 | 4                     |  |
| Core      | Alpha ISA, OoO, 8 issue           |                       |  |
| L1 Caches | split 32KB I/D-cache/core, 4-way, |                       |  |
|           | 2-cycle hit latency, 8-MSHR       |                       |  |
| L2 Caches | 256KB/core, 8-way,                |                       |  |
|           | 12-cycle hit latency, 12-MSHR     |                       |  |
| L3 Cache  | 2MB, 16-way,                      | shared 6MB, 24-way,   |  |
| (LLC)     | 35-cycle hit latency,             | 35-cycle hit latency, |  |
|           | 32-MSHR                           | 32-MSHR               |  |

TABLE 4
Write schemes.

| Static-7-SETs | globally using 7-SETs-Writes,              |  |  |
|---------------|--------------------------------------------|--|--|
|               | global refresh interval: 3054 seconds.     |  |  |
| Static-6-SETs | globally using 6-SETs-Writes,              |  |  |
|               | global refresh interval: 991 seconds.      |  |  |
| Static-5-SETs | globally using 5-SETs-Writes,              |  |  |
|               | global refresh interval: 104 seconds.      |  |  |
| Static-4-SETs | globally using 4-SETs-Writes,              |  |  |
|               | global refresh interval: 24 seconds.       |  |  |
| Static-3-SETs | globally using 3-SETs-Writes,              |  |  |
|               | global refresh interval: 2 seconds.        |  |  |
| QnD           | our proposed scheme,                       |  |  |
|               | selectively using 3-SETs-Writes and 7-     |  |  |
|               | SETs-Writes, using 7-SETs-write to refresh |  |  |
|               | the regions previously written with 3-     |  |  |
|               | SETs-Write,                                |  |  |
|               | global refresh interval: 3054 seconds.     |  |  |
| TADLES        |                                            |  |  |

Workloads and their MPKI (Miss per 1000 Instructions).

| Workload        | MPKI                         | Workload   | MPKI  |  |  |
|-----------------|------------------------------|------------|-------|--|--|
| For Single-Core |                              |            |       |  |  |
| bwave           | 8.15                         | milc       | 9.83  |  |  |
| hmmer           | 1.58                         | lbm        | 22.33 |  |  |
| leslie3d        | 5.47                         | libquantum | 18.04 |  |  |
| zeusmp          | 5.98                         |            |       |  |  |
| For CMP         |                              |            |       |  |  |
| MIX_1           | lbm+bwave+zeusmp+milc        |            |       |  |  |
| MIX_2           | milc+libquantum+lbm+leslie3d |            |       |  |  |

#### 6.1 Performance and Lifetime

We use IPC (Instructions Per Cycle) to evaluate the performance of the evaluated systems. Figure 6 shows the normalized IPC of *Static-3-SETs*, *Static-7-SETs* and *QnD* schemes. We can see that *QnD* achieves on geometric mean 30.9% higher performance than *Static-7-SETs*. Though it seems that the performance of *QnD* is still 20.8% inferior to *Static-3-SETs*, the short lifetime of *Static-3-SETs* makes it impractical for a real system implementation. Also, since we do not simulate the global refreshes in detail (as discussed in Section 5), the performance of *Static-3-SETs* will actually be worse than what we report here because of the penalty of global refresh operations.

Figure 7 presents our memory lifetime comparison. As shown in the figure, *Static-3-SETs* has an unacceptable memory lifetime of 0.29 years. Meanwhile, while *QnD* has a shorter memory lifetime than *Static-7-SETs* (7.58 years vs. 10.87 years), its memory lifetime is within the acceptable range of consumer electronics (the worst being 4.92 years in application lbm).

In Sections 6.4 and 6.3, we will discuss in detail the reasons for the performance and lifetime benefits of *QnD*.



Fig. 6. Normalized performance.



Fig. 7. Memory lifetime.



Fig. 8. Normalized energy.

## 6.2 Energy Consumption

We calculate the energy consumption of different schemes using the parameters given in Table 1. Figure 8 shows the results. *Static-3-SETs* requires more than one magnitude (on geometric mean 17.23×) higher energy than *Static-7-SETs*, largely due to the fact that it needs to frequently refresh the whole memory. Meanwhile, *QnD* also needs extra energy to issue *QnD Refresh Requests* to fix the retention issues brought on by *QnD Writes*. However, since *QnD Refresh Requests* are relatively limited, only a small amount of extra energy is needed. As a result, *QnD* only requires 33% more memory energy than *Static-7-SETs*. Given with 30.9% performance benefit, this is indeed an affordable expense.

#### 6.3 Accumulated Wear

The reason why *QnD* largely improves the memory lifetime (compared to *Static-3-SETs*) lies in the fact that this scheme introduces much less wear. Figure 9 shows the accumulated wear of three evaluated schemes. Unlike *Static-3-SETs*, which blindly refreshes the whole memory every two seconds, *QnD* issues a relatively small number of *3-SETs-Writes* (i.e., *QnD Writes*) and only issues additional refresh requests (i.e., *QnD Refresh Requests*) to fix the retention of the memory blocks written by *QnD Writes*. As a result, compared to the wear of *3-SETs-Writes*, the wear of *QnD* is remarkably reduced. As a result, *QnD* introduces just 16.1% more wear



Fig. 9. Accumulated wear.



Fig. 10. Normalized write-drain time comparison

than Static-7-SETs. In comparison, Static-3-SETs produces an unacceptable amount of wear  $37.87 \times$  more than Static-7-SETs.

#### 6.4 Write-Drain Time

Write drain happens when the occupancy rate of the *Write Queue* is higher than a threshold (usually full). During a write-drain period, the write requests have higher priority than read requests. As discussed in Section 3, write drain is the reason MLC PCM writes can degrade system performance. Therefore, the amount of time used in write drain becomes a direct metric to evaluate the effectiveness of write schemes in enhancing performance. Figure 10 shows the write-drain time of Static-3-SETs, Static-7-SETs and QnD. We can see that Static-7-SETs requires  $3.45\times$  more write-drain time than Static-3-SETs, and this explains why Static-3-SETs outperform Static-7-SETs. Meanwhile, QnD only requires  $1.68\times$  more write-drain time than Static-3-SETs. As a result, QnD has considerably better performance than Static-7-SETs but does not outperform Static-3-SETs.

## 6.5 Comparing QnD to Other Static Schemes

In the previous evaluation, we compared *QnD* with just *Static-3-SETs* and *Static-7-SETs* because they share the same write types (3-*SETs-Writes* and 7-*SETs-Writes*). In this subsection, we compare *QnD* with various static write schemes. Figures 11(a) and 11(b) show the results. Not surprisingly, for static schemes, the performance degrades and lifetime improves as more SETs are used in the write operation. We can see that, for most benchmarks such as <code>bwave</code> and <code>lbm</code>, <code>QnD</code> achieves considerably better performance than the static schemes that can provide acceptable memory lifetime (i.e., *Static-7-SETs*, *Static-6-SETs* and *Static-5-SETs*). Overall, our <code>QnD</code> achieves a nice balance between performance and lifetime.

On the other hand, we acknowledge that the effectiveness of *QnD* is not ideal for some applications. For example, in benchmark hmmer, *QnD* achieves a similar performance to but a slightly shorter lifetime than *Static-6-SETs*. However, we argue that *QnD* is inferior in this case not because the notion of *QnD* is ineffective, but simply because the write types chosen for *QnD* are not perfect. We statically choose *3-SETs-Writes* and *7-SETs-Writes*, respectively as *QnD Writes* and *Normal Writes*, and such a choice is not the most effective for benchmark hmmer. If we choose *6-SETs-Writes* as *Normal Writes*, the *QnD* will achieve a better performance than the *Static-6-SETs* scheme and still deliver an acceptable memory lifetime. In our future work, we will conduct research on how to properly choose the write types for the *QnD* scheme.

# 6.6 Sensitivity to Aggressiveness of QnD

Recall that in Section 4.2.1 we use *QnD\_Threshold* to determine whether to use *QnD Writes*. In fact, we can control the aggressiveness of the *QnD* scheme by altering *QnD\_Threshold*. A lower *QnD\_Threshold* makes the system generates *QnD Writes* more aggressively. As a result, the system performance improves. However, it also means more *QnD Refresh Requests* need to be issued, which degrades the lifetime of MLC PCM. In this subsection, we quantitatively show how the value of *QnD\_Threshold* affects the performance and lifetime of MLC PCM.

As shown in Figure 12, as *QnD\_Threshold* increases from 16 to 48, the performance degenerates and the memory lifetime improves. Here we choose a *QnD\_Threshold* of 32 as the default configuration. If system users care about performance more than memory lifetime, the configuration of *QnD\_Threshold* can be set as 16 or 24, and the system performance can be improved on geometric mean by 6.13% and 3.67%, respectively. On the other hand, if system users want longer memory lifetime, they can increase QnD Threshold. For example, memory lifetime can be improved 7.58% on geometric mean by setting *QnD\_Threshold* to 48.

# 6.7 Sensitivity to Memory Coverage of QnD

Recall that *QnD* Recorder will not be able to convert a Normal Write to a QnD Write if QnD Recorder cannot record the new QnD Write (See Figure 5). A larger memory coverage of QnD Recorder indicates that it is able to record more QnD Write addresses, therefore such an unwanted service rejection situation is less likely to happen. Therefore, the memory coverage of QnD Recorder entries plays an important role in its effectiveness. As is shown in Figure 13, we simulate the QnD scheme with the memory coverage of *QnD Recorder* from 2MB (256 entries) to 16MB (2048 entries). Not surprisingly, the system performance gets improved as the memory coverage of QnD Recorder increases. However, since QnD sacrifices some lifetime for the performance by issuing additional QnD Refreshes, the lifetime also slightly degrades at the same time. For example, a 8MB-coverage QnD achieves 7.81% better performance than the default 4MB-coverage OnD, but it also results in 7.01% shorter memory lifetime. Also, increasing memory coverage in *QnD* Recorder also incurs higher hardware overhead. Overall, in our system configuration, a default 4MB memory coverage of QnD Recorder achieves a nice balance among performance, lifetime and hardware overhead.



Fig. 11. IPC and lifetime comparison with other static schemes.



Fig. 12. Sensitivity to Aggressiveness of QnD Recorder.



Fig. 13. Sensitivity to Memory Coverage of QnD Recorder.



Fig. 14. Sensitivity to Granularity of QnD Recorder.

# 6.8 Sensitivity to Granularity of QnD

As is discussed in Section 4, there is a trade-off in choosing the granularity of *QnD Recorder* entries. On one hand, a larger granularity can help reducing the hardware overhead by removing some of the address tag storage; on the other hand, however, it also increases the possibility of entry conflict in *QnD Recorder* and thus increases the possibility of service rejection. Here we fix the memory coverage of *QnD Recorder* as 4MB, and then simulate a wide range of granularities of *QnD Recorder*, from 1 memory block (64B) to 2048 memory blocks (128KB). The performance and lifetime results are shown in Figure 14. We can see that, though *QnD* achieves better effectiveness in the extreme case of 64B granularity, it requires unacceptably large hardware overhead (0.45 MB). In another extreme case of 128KB granularity,

*QnD* is much less effective. As is shown in the figure, a granularity of 8KB is a sweet spot of low hardware overhead and high effectiveness.

## 7 RELATED WORK

Long write latency is a major disadvantage of non-volatile memories (NVM), especially for MLC NVM. Various schemes have been proposed to overcome this short-coming.

One effective approach is to cancel (i.e., Write Cancellation) and pause (i.e., Write Pausing) the ongoing write operation to give the preemption to an incoming read [17], [19]. One shortcoming of such an approaches is that it might increase the possibility of write drain by increasing the queued time of the write requests [4]. Nevertheless, in our

work, we adopt Write Cancellation in all of our experiment simulations

Several solutions have been proposed to improve the parallelism of NVM write operations so that the long write latency can be hidden by other write operations [20], [21], [22]. In addition, some solutions add a DRAM-based or SRAM-based buffer in front of NVM so that the write operation to NVM can be hidden by the filtering effect of the buffer [1], [2], [23], [24]. When it comes to MLC NVM, some proposals avoid paying the unnecessary long read and write latency penalty of MLC NVM by dynamically switching the memory regions between SLC and MLC modes [23], [24], [25], [26].

Several prior proposals [27], [28], [29], [30], [31] also use the *write latency vs. retention* trade-off in MLC PCM:

- CDDW [27], WMALT [28] and MMAS [29] use a DAG-based compiler-assistant technique to predict the data lifetime and then use proper write modes for different data. However, these techniques have two limitations. First, they predict the data lifetime by using Direct Acyclic Graph (DAG), which works well for static programs but is hardly useful for dynamic programs. Second, these proposals do not work well in the presence of a multi-level cache system because the filtering effect of caches makes the DAG-based data lifetime prediction inaccurate. Our proposed *QnD* technique does not have such limitations.
- NVM Duet [31] can adaptively make a memory region work as normal memory (low retention mode) or persistent storage [32], [33] (long retention mode) by adopting different write modes. However, such a technique only supports coarse granularity in which a whole program can only choose a single write mode. In addition, this scheme requires nontrivial modification of the operating system. On the contrary, our *QnD* technique supports multiple write modes inside a single program and does not require modification of the operating system.
- Amnesic Cache [30] is proposed for file caches. In this technique, data are always written with shortretention, short-latency writes first and then some frequently accessed data will be written by longretention, long-latency writes again. Meanwhile, the unpromoted data will be evicted when their retention time expires. Such a technique works for cachelike structures in which the data can be evicted instead of refreshed. However, it cannot work for general-purpose main-memory systems in which all the data should be properly maintained.

#### 8 Conclusion

In MLC PCM, there exists a trade-off between write latency and retention time. That is, we can reduce the latency of MLC PCM write operations by adopting fewer SET iterations within the write operations. However, this in turn decreases the retention of the written data. Several prior proposals use such a trade-off to improve the write performance of MLC PCM. However, none of these proposals are suitable for the general-purpose computing system, as discussed in Section 7.

In this paper, we analyze the temporal write behaviors of common applications and show that the temporal-access pattern is imbalanced: in some phases there are a large number of write requests, while in other phases, hardly any write requests occur. Based on this observation, we propose a novel lightweight technique, QnD, to improve MLC PCM write performance. A memory controller with QnD dynamically issues write requests in *short-latency*, *short-retention* mode (i.e., QnD Writes) when the write operations become a system bottleneck. As a result system performance is greatly improved due to the improved write performance during the busy memory phases. Then, the QnD memory controller will issue extra *long-latency*, *long-retention* refreshes to fix the retention problem created by QnD Writes.

Our experiment shows that, compared to a baseline scheme that only uses *long-latency*, *long-retention* writes, *QnD* improves system performance 30.9% on geometric mean. On the other hand, the memory lifetime of *QnD* is still within the acceptable range—the default *QnD* achieves a memory lifetime of 7.58 years on geometric mean. We also show that we can control the aggressiveness of *QnD* by changing its *QnD\_Threshold*. For example, if we change *QnD\_Threshold* from the default value of 32 to 16, we can improve the system performance by 6.1% at the expense of a shorter memory lifetime (6.90 years vs. 7.58 years).

#### 9 ACKNOWLEDGMENTS

We thank the reviewers for their insightful comments and suggestions. This work is supported in part by NSFC grants No. 61761136014, 61520106005, and 61521092.

## REFERENCES

- [1] B. C. Lee, E. Ipek, O. Mutlu, and D. Burger, "Architecting phase change memory as a scalable dram alternative," in *ISCA*, 2009.
- [2] M. K. Qureshi, V. Srinivasan, and J. A. Rivers, "Scalable high performance main memory system using phase-change memory technology," in ISCA, 2009.
- [3] C. Xu, D. Niu, N. Muralimanohar, R. Balasubramonian, T. Zhang, S. Yu, and Y. Xie, "Overcoming the challenges of crossbar resistive memory architectures," in *High Performance Computer Architecture* (HPCA), 2015 IEEE 21st International Symposium on, Feb 2015, pp. 476–488.
- [4] L. Zhang, B. Neely, D. Franklin, D. Strukov, Y. Xie, and F. T. Chong, "Mellow writes: Extending lifetime in resistive memories through selective slow write backs." ISCA, 2016.
- [5] B. C. Lee, E. Ipek, O. Mutlu, and D. Burger, "Architecting phase change memory as a scalable dram alternative," in ACM SIGARCH Computer Architecture News, vol. 37, no. 3. ACM, 2009, pp. 2–13.
- [6] M. K. Qureshi, V. Srinivasan, and J. A. Rivers, "Scalable high performance main memory system using phase-change memory technology," ACM SIGARCH Computer Architecture News, vol. 37, no. 3, pp. 24–33, 2009.
- [7] P. Zhou, B. Zhao, J. Yang, and Y. Zhang, "A durable and energy efficient main memory using phase change memory technology," in *ACM SIGARCH computer architecture news*, vol. 37, no. 3. ACM, 2009, pp. 14–23.
- [8] Y. Choi, I. Song, and M.-H. Park, "A 20nm 1.8v 8gb pram with 40mb/s program bandwidth," in ISSCC, 2012.
- [9] Q. Li, L. Jiang, Y. Zhang, Y. He, and C. J. Xue, "Compiler directed write-mode selection for high performance low power volatile pcm," in *LCTES*, 2013.
- [10] C.-M. Jung, E.-S. Lee, K.-S. Min, and S.-M. S. Kang, "Compact verilog-a model of phase-change ram transient behaviors for multi-level applications," vol. 25, no. 7, 2011.
- [11] M. Awasthi, M. Shevgoor, K. Sudan, B. Rajendran, R. Balasubramonian, and V. Srinivasan, "Efficient scrub mechanisms for errorprone emerging memories," in HPCA, 2012.

- [12] W. Zhang and T. Li, "Characterizing and mitigating the impact of process variations on phase change based memory systems," in MICRO, 2009.
- [13] K. Kim and S. J. Ahn, "Reliability investigations for manufacturable high density pram," in IRPS, 2005.
- [14] N. Binkert, B. Beckmann, G. Black, S. K. Reinhardt, A. Saidi, A. Basu, J. Hestness, D. R. Hower, T. Krishna, S. Sardashti, R. Sen, K. Sewell, M. Shoaib, N. Vaish, M. D. Hill, and D. A. Wood, "The gem5 simulator," SIGARCH Comput. Archit. News, vol. 39, no. 2, pp. 1–7, 2011.
- [15] M. Poremba and Y. Xie, "Nymain: An architectural-level main memory simulator for emerging non-volatile memories," in VLSI (ISVLSI), 2012 IEEE Computer Society Annual Symposium on, 2012, pp. 392–397.
- [16] M. K. Qureshi, J. Karidis, M. Franceschini, V. Srinivasan, L. Lastras, and B. Abali, "Enhancing lifetime and security of pcm-based main memory with start-gap wear leveling," in *Proceedings of the 42nd Annual IEEE/ACM International Symposium on Microarchitecture*. ACM, 2009, pp. 14–23.
- [17] M. K. Qureshi, M. M. Franceschini, and L. A. Lastras-Montano, "Improving read performance of phase change memories via write cancellation and write pausing," in *HPCA-16 2010 The Sixteenth International Symposium on High-Performance Computer Architecture*. IEEE, 2010, pp. 1–11.
- [18] "Spec2006 benchmarks," http://www.spec.org/cpu2006/.
- [19] G. Sun, X. Dong, Y. Xie, J. Li, and Y. Chen, "A novel architecture of the 3d stacked mram l2 cache for cmps," in *High Performance Computer Architecture*, 2009. HPCA 2009. IEEE 15th International Symposium on. IEEE, 2009, pp. 239–249.
- [20] S. Cho and H. Lee, "Flip-n-write: a simple deterministic technique to improve pram write performance, energy and endurance," in 2009 42nd Annual IEEE/ACM International Symposium on Microarchitecture (MICRO). IEEE, 2009, pp. 347–357.
- [21] A. Hay, K. Strauss, T. Sherwood, G. H. Loh, and D. Burger, "Preventing pcm banks from seizing too much power," in Proceedings of the 44th Annual IEEE/ACM International Symposium on Microarchitecture. ACM, 2011, pp. 186–195.
- [22] L. Jiang, Y. Zhang, B. R. Childers, and J. Yang, "Fpb: Fine-grained power budgeting to improve write throughput of multi-level cell phase change memory," in *Proceedings of the 2012 45th Annual IEEE/ACM International Symposium on Microarchitecture*. IEEE Computer Society, 2012, pp. 1–12.
- [23] Z. Deng, L. Zhang, D. Franklin, and F. T. Chong, "Herniated hash tables: Exploiting multi-level phase change memory for in-place data expansion," in *Proceedings of the 2015 International Symposium* on Memory Systems, 2015, pp. 247–257.
- [24] L. Zhang, D. Strukov, H. Saadeldeen, D. Fan, M. Zhang, and D. Franklin, "Spongedirectory: Flexible sparse directories utilizing multi-level memristors," in *Proceedings of the 23rd International* Conference on Parallel Architectures and Compilation, 2014, pp. 61– 74.
- [25] M. K. Qureshi, M. M. Franceschini, L. A. Lastras-Montaño, and J. P. Karidis, "Morphable memory system: A robust architecture for exploiting multi-level phase change memories," in *Proceedings* of the 37th Annual International Symposium on Computer Architecture, 2010, pp. 153–162.
- [26] X. Dong and Y. Xie, "Adams: Adaptive mlc/slc phase-change memory design for file storage," in *Design Automation Conference* (ASP-DAC), 2011 16th Asia and South Pacific, 2011, pp. 31–36.
- [27] Q. Li, L. Jiang, Y. Zhang, Y. He, and C. J. Xue, "Compiler directed write-mode selection for high performance low power volatile pcm," in ACM SIGPLAN Notices, vol. 48, no. 5. ACM, 2013, pp. 101–110.
- [28] K. Qiu, Q. Li, and C. J. Xue, "Write mode aware loop tiling for high performance low power volatile pcm," in *Design Automation Conference (DAC)*, 2014 51st ACM/EDAC/IEEE. IEEE, 2014, pp. 1–6.
- [29] C. Pan, M. Xie, J. Hu, Y. Chen, and C. Yang, "3m-pcm: exploiting multiple write modes mlc phase change main memory in embedded systems," in *Proceedings of the 2014 International Conference* on Hardware/Software Codesign and System Synthesis. ACM, 2014, p. 33.
- [30] D. Kang, S. Baek, J. Choi, D. Lee, S. H. Noh, and O. Mutlu, "Amnesic cache management for non-volatile memory," in 2015 31st Symposium on Mass Storage Systems and Technologies (MSST). IEEE, 2015, pp. 1–13.

- [31] R.-S. Liu, D.-Y. Shen, C.-L. Yang, S.-C. Yu, and C.-Y. M. Wang, "Nvm duet: Unified working memory and persistent store architecture," ACM SIGARCH Computer Architecture News, vol. 42, no. 1, pp. 455–470, 2014.
- [32] A. M. Caulfield, T. I. Mollov, L. A. Eisner, A. De, J. Coburn, and S. Swanson, "Providing safe, user space access to fast, solid state disks," ACM SIGARCH Computer Architecture News, vol. 40, no. 1, pp. 387–400, 2012.
- [33] I. Moraru, D. G. Andersen, M. Kaminsky, N. Tolia, P. Ranganathan, and N. Binkert, "Consistent, durable, and safe memory management for byte-addressable non volatile main memory," in Proceedings of the First ACM SIGOPS Conference on Timely Results in Operating Systems. ACM, 2013, p. 1.



Mingzhe Zhang received the B.S. degree in computer science and technology in 2008 from Nanjing University of Posts and Telecommunications, Nanjing, the M.S. degree in computer science and technology in 2013 from Inner Mongolian University, Hohhot, and Ph.D. degree in computer architecture in 2018 from Institute of Computing Technology, Chinese Academy of Sciences, Beijing. He is currently an Assistant Professor with Institute of Computing Technology, Chinese Academy of Sciences. His re-

search interests include nov-volatile memory, domain-specific accelerator and emerging devices.



Lunkai Zhang received his B.S. degree in computer science and technology in 2006 from Wuhan University, Wuhan, and his Ph.D. degree in computer architecture in 2014 from Institute of Computing Technology, Chinese Academy of Sciences, Beijing. He is currently a postdoctoral scholar in the University of Chicago, Chicago. His research interests include cache/memory architecture, architectural support for emerging device technologies and accelerator design.



Lei Jiang received his BS and MS from Shanghai Jiao Tong University China in 2006 and 2008, respectively, and the Ph.D. degree in Electrical and Computer Engineering at University of Pittsburgh in 2014. He is currently an Assistant Professor of Intelligent Systems Engineering in the department of Intelligent Systems Engineering at the Indiana University Bloomington. His research interests include computer architecture, main memory system and emerging nonvolatile memory technologies, e.g., PCM, STT-MRAM,

and ReRAM. Prior to joining IUB, he spent one year and a half in architecting 3D stacked DRAM, HBM, in GPU at AMD.



Frederic T. Chong is the Seymour Goodman Professor of Computer Architecture in the Department of Computer Science at the University of Chicago. His research interests include emerging technologies for computing, computer security, and sustainable computing. Chong received a PhD in electrical engineering and computer science from the Massachusetts Institute of Technology.



Zhiyong Liu received the PhD degree in computer science form the Institute of Computing Technology (ICT), Chinese Academy of Sciences (CAS). He is the Chair professor of ICT, CAS. His current research interests include hige performance algorithm and architecture, parallel processing and bioinformatics.